Espressif Systems /ESP32-P4 /MCPWM0 /CAP_TIMER_CFG

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CAP_TIMER_CFG

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (CAP_TIMER_EN)CAP_TIMER_EN 0 (CAP_SYNCI_EN)CAP_SYNCI_EN 0CAP_SYNCI_SEL 0 (CAP_SYNC_SW)CAP_SYNC_SW

Description

Capture timer configuration register

Fields

CAP_TIMER_EN

Configures whether or not to enable capture timer increment.\0: Disable\1: Enable

CAP_SYNCI_EN

Configures whether or not to enable capture timer sync.\0: Disable\1: Enable

CAP_SYNCI_SEL

Configures the selection of capture module sync input.\0: None\1: Timer0 sync_out\2: Timer1 sync_out\3: Timer2 sync_out\4: SYNC0 from GPIO matrix\5: SYNC1 from GPIO matrix\6: SYNC2 from GPIO matrix\7: None

CAP_SYNC_SW

Configures the generation of a capture timer sync when reg_cap_synci_en is 1.\0: Invalid, No effect\1: Trigger a capture timer sync, capture timer is loaded with value in phase register

Links

() ()